| Course Title:             | Digital Systems |
|---------------------------|-----------------|
| Course Number:            | COE 328         |
| Semester/Year (e.g.F2016) | F2020           |

| Instructor: | Vadim Guerkov |  |
|-------------|---------------|--|
|             |               |  |

| Assignment/Lab Number: | 6                                          |
|------------------------|--------------------------------------------|
| Assignment/Lab Title:  | Design of Simple General-Purpose Processor |

| Submission Date: | 7/12/2020 |
|------------------|-----------|
| Due Date:        | 7/12/2020 |

| Student<br>LAST Name | Student<br>FIRST Name | Student<br>Number | Section | Signature* |
|----------------------|-----------------------|-------------------|---------|------------|
| Rahman               | Taskin                | 500973553         | 11      | N.R        |
|                      |                       |                   |         |            |
|                      |                       |                   |         |            |

<sup>\*</sup>By signing above you attest that you have contributed to this written lab report and confirm that all work you have contributed to this lab report is your own work. Any suspicion of copying or plagiarism in this work will result in an investigation of Academic Misconduct and may result in a "0" on the work, an "F" in the course, or possibly more severe penalties, as well as a Disciplinary Notice on your academic record under the Student Code of Academic Conduct, which can be found online at: <a href="http://www.ryerson.ca/senate/current/pol60.pdf">http://www.ryerson.ca/senate/current/pol60.pdf</a>

# Table of Contents

| Introduction                                        | 3  |
|-----------------------------------------------------|----|
| Components                                          | 4  |
| Latch 1                                             | 4  |
| Truth table                                         | 4  |
| VHDL code                                           | 4  |
| Block Diagram/Schematic                             | 5  |
| Waveform                                            | 5  |
| Latch 2                                             | 5  |
| Truth table                                         | 5  |
| Block Diagram/Schematic                             | 5  |
| VHDL Code                                           | 6  |
| Waveform                                            | 6  |
| FSM (Finite-State Machine)                          | 6  |
| Truth table                                         | 7  |
| VHDL code                                           |    |
| Block Diagram/Schematic                             | 8  |
| Waveform                                            | 8  |
| 4-to-16 Decoder                                     | 9  |
| Truth table                                         | 9  |
| VHDL code                                           | 9  |
| Block Diagram/Schematic                             | 10 |
| Waveform                                            | 10 |
| Seven-Segment Display                               | 11 |
| Truth table                                         | 11 |
| VHDL code                                           | 11 |
| Block Diagram/Schematic                             | 12 |
| Waveform                                            | 12 |
| ALU_1: Problem Set 1                                | 12 |
| Block Diagram                                       | 13 |
| Inputs/Outputs                                      | 13 |
| Table of Microcode's Generated by Decoder for ALU_1 | 14 |
| Complete Waveform for ALU_1                         | 15 |
| ALU_2: Problem Set 2                                | 15 |
| Block Diagram/Schematic                             | 16 |
| Inputs/Outputs                                      | 16 |
| Table of Microcode's Generated by Decoder for ALU_2 | 17 |
| Complete Waveform for ALU_2                         | 18 |
| ALU_3: Problem Set 3                                | 18 |
| Block Diagram/Schematic                             | 19 |
| Inputs/Outputs                                      | 20 |
| Table of Microcode's Generated by Decoder for ALU_3 | 20 |
| Complete Waveform for ALU_3                         | 21 |
|                                                     | 24 |

### Introduction

The objective of this lab experiment is to design and build Arithmetic Logic Unit (ALU) using VHDL code, and to implement that code to block diagram schematic with multiple components which work together to function as a unit (Figure 1). These components consist of 2 latches (memory devices), a control unit, which consists of a Finite State Machine (FSM) and a 4-16 Decoder, and finally a seven-segment display for the output. The ALU will be performing a set of arithmetical and logical functions with two 8-bit inputs. The purpose of the *latches* is to store these two 8-bit binary values in memory and provides them as input to the main component of the ALU, called the core which performs arithmetical and logical operations. The *control* unit is responsible for giving instructions and signals to the core that performs tasks. This is done with an FSM and a 4-16 Decoder which work in unison to provide a command to the core, such as, "display the sum of the two inputs", using the assigned microcode values. Lastly the output is fed into a binary to seven segment display, to display the output.



Figure 1. General diagram of the ALU showing the interconnection between all components

### Components

The components (besides the ALU core) as already mentioned in include the following:

- Latch 1
- Latch 2
- FSM (Finite State Machine)
- 4-to-16 Decoder
- Seven-segment display

The latches store memory of the inputs to the ALU, and the FSM and Decoder signal the instructions to the core, the ALU core then carries out the task assigned from the decoder, finally the seven-segment displays the output of the ALU operation.

### Latch 1

The first latch stores the one of the inputs, which we can call input A, which is an 8-bit binary number. It stores this values in an 8-bit register, the register reads the 8-bit input on its input terminal and passes it to the output port, but this happens only at the rising-edge of the clock. Since the latch is edge-triggered, the input is passed to the output only when the rising-edge of the clock input signal goes into the latch. The latch also has a reset input, where, if it is a binary 0 it passes the 8-bit binary value for 0 to the output, and if 1 it passes the input value to the output. The reset input is independent of the clock, which means this reset is an asynchronous reset.

### Truth table

| Reset | Clock (Rising edge) | A (Any 8-Bit Input) | Q (8-Bit output)        |
|-------|---------------------|---------------------|-------------------------|
| 0     | 0                   | A                   | 0000000                 |
| 0     | 1                   | A                   | 0000000                 |
| 1     | 0                   | A                   | Latch (Previous Output) |
| 1     | 1                   | A                   | A                       |







### Waveform



### Latch 2

This latch is the exact same as the first latch mentioned above the only difference being that this latch stores the second 8-bit input for the ALU, like the first latch this latch operates with an 8-bit register, with the same clock and reset characteristics.

### Truth table

| Reset | Clock (Rising edge) | B (Any 8-Bit Input) | Q (8-Bit output)        |
|-------|---------------------|---------------------|-------------------------|
| 0     | 0                   | В                   | 00000000                |
| 0     | 1                   | В                   | 00000000                |
| 1     | 0                   | В                   | Latch (Previous Output) |
| 1     | 1                   | В                   | В                       |

### Block Diagram/Schematic





# VHDL Code LIBRARY ieee; USE ieee.std\_logic\_l164.all; Entity latch2 IS Port (B : IN STD\_LOGIC\_VECTOR(7 DOWNTO 0); Resetn, Clock : IN STD\_LOGIC; Q: OUT STD\_LOGIC\_VECTOR(7 DOWNTO 0)); END latch2; ARCHITECTURE Behavior OF latch2 IS BEGIN PROCESS(Resetn, Clock) BEGIN IF Resetn = '0' THEN

ELSIF Clock'EVENT AND Clock = '1'THEN

O<="000000000";

Q<=B; END IF; END PROCESS;

### Waveform

END Behavior:



### FSM (Finite-State Machine)

The FSM is a device that consists of an n-bit shift register, which is comprised of n flip-flops and 2 combinational circuits and a switch. One combinational circuit which is combined with the switch, is used to determine the next input to the register, the other combinational circuit is used to determine the output. The machine starts at a default state and shifts to the next state at the rising edge of the clock and repeats this process until it reaches the last state in cycle, then, it repeats this process as long as there is a clock rising edge, there is also a reset input which is used to reset the machine back to its default state (starting position). The next state is determined by the next input to the shift register, which is determined using a combinational circuit using the previous inputs and a switch, and the final output is determined using a combinational circuit which uses the output of the shift register to determine the final output. The Mealy FSM is a type of finite state machine in which the final output depends on the state of the switch, this is type used in this lab experiment. Finally, a diagram showing the process of the FSM of shifting from one state to another can be seen in **Figure 2**, the 1 or 0 beside the arrows refers to the state of the switch, and the output in blue represents the final output.

### Truth table

| Reset | Clock | Data-In | Student-Id | Current-State | State |
|-------|-------|---------|------------|---------------|-------|
| 1     | 1     | 1       | 0101       | 0000          | 1     |
| 1     | 1     | 1       | 0000       | 0001          | 2     |
| 1     | 1     | 1       | 0000       | 0010          | 3     |
| 1     | 1     | 1       | 1001       | 0011          | 4     |
| 1     | 1     | 1       | 0110       | 0100          | 5     |
| 1     | 1     | 1       | 0110       | 0101          | 6     |
| 1     | 1     | 1       | 0100       | 0110          | 7     |
| 1     | 1     | 1       | 0100       | 0111          | 8     |
| 1     | 1     | 1       | 1000       | 1000          | 9     |

```
Library ieee;
use ieee.std_logic_ll64.all;
entity mealy is
port
(
                       clk : in std_logic;
data_in : in std_logic;
reset : in std_logic;
student_id : out std_logic_vector(3 downto 0);
current_state : out std_logic_vector (3 downto 0);
);
   architecture fsm of mealy is -- FSM# 2
  type state_type is (s0, s1, s2, s3, s4, s5, s6, s7, s8);
  signal yfsm : state_type;
signea...
begin
process (clk, reset)
begin
if reset = 'l' then
   yfsm <= 80;
elsif (clk'EVENT AND clk = 'l') then
   case yfsm is
    when s0=>
   '- = 'l' then
                                                                                                                                                                                                                                                                                                                                             ef s7=>
if data_in = 'l' then
yfsm <= s8;
else
yfsm <= s7;
end if;
                                                                                                                                                                                                                                                                                                                                      when s8=>
if data_in = 'l' then
yfsm <= s0;
else
                                                   wnen s0=>
   if data_in = 'l' then
        yfsm <= s1;
   else
        yfsm <= s0;
   end if;
when s1=>
                                                                                                                                                                                                                                                                                                                    yfsm <= s8;
end if;
end case;
                                                                                                                                                                                                                                                                                                       end if;
d process;
                                                       when sl=>
   if data_in = '1' then
    yfsm <= s2;
   else
   yfsm <= s1;
   end if;
when s2=>
                                                                                                                                                                                                                                                                                                      ocess (yfsm)
                                                                                                                                                                                                                                                                                                       case yfsm is
                                                   end if;
when s2=>
    if data in = 'l' then
        yfsm <= s3;
    else
        yfsm <= s2;
    end if;
when s3=>
    if data in = 'l' then
        yfsm <= s4;
    else
        yfsm <= s3;
    end if;
when s4=>
    if data in = 'l' then
        yfsm <= s5;
    else
        yfsm <= s4;
    end if;
when s5=>
    if data in = 'l' then
        yfsm <= s6;
    else
        yfsm <= s5;
end if;
when s6=>
    if data in = 'l' then
        yfsm <= s6;
end if;
when s6=>
    if data in = 'l' then
    yfsm <= s5;
end if;
when s6=>
    if data in = 'l' then
    yfsm <= s6;
end if;
else
    yfsm <= s6;
end if;</pre>
                                                                                                                                                                                                                                                                                                                   when s0=>
current_state <= "0000";
student_id <= "0101";</pre>
                                                                                                                                                                                                                                                                                                                                 current_state <= "0001";
student_id <= "0000";
                                                                                                                                                                                                                                                                                                                     when s2=>
                                                                                                                                                                                                                                                                                                                     current_state <= "0010";
student_id <= "0000";
when s3=>
                                                                                                                                                                                                                                                                                                                  student_id <= "0000";
when 33=>
current_state <= "0011";
student_id <= "1001";
when 34=>
current state <= "0100";
student_id <= "01100";
when 55=>
current_state <= "0101";
student_id <= "0110";
when 56=>
current_state <= "0110";
student_id <= "0100";
when 57=>
current_state <= "0111";
student_id <= "0100";
when 58=>
current_state <= "0111";
student_id <= "0100";
when 58=>
current_state <= "0111";
student_id <= "0100";
when 58=>
current_state <= "1000";
student_id <= "1000";
                                                                                                                                                                                                                                                                                                       end case;
                                                                                                                                                                                                                                                                            end process;
end fsm;
```



### Waveform





Figure 2: Mealy machine state diagram

### 4-to-16 Decoder

The 4-to-16 Decoder, provides the intructions to the ALU core, with a 16-bit binary output, which indicates the task that the core should perform. The Decoder takes the 4-bit binary output from Mealy machine, and decodes it into the 16-bit binary value that corresponds to the 4-bit FSM value. The Decoder has an enable input, which either diables or enable the device, if the Decoder is disabled it outputs the 16-bit binary value that corresponds to 0. (Note: The output of the Decoder is reversed for practicality purposes).

### Truth table

| En | S (4-Bit input) | OP (16-Bit output)          | OP-Reversed               |
|----|-----------------|-----------------------------|---------------------------|
| 0  | X               | 00000000000000000           | 00000000000000000         |
| 1  | 0000            | 10000000000000000           | 0000000000000000 <b>1</b> |
| 1  | 0001            | 0 <b>1</b> 0000000000000000 | 00000000000000010         |
| 1  | 0010            | 00 <b>1</b> 000000000000000 | 00000000000000100         |
| 1  | 0011            | 000 <b>1</b> 00000000000000 | 0000000000001000          |
| 1  | 0100            | 00001000000000000           | 0000000000010000          |
| 1  | 0101            | 00000 <b>1</b> 00000000000  | 0000000000100000          |
| 1  | 0110            | 0000001000000000            | 0000000001000000          |
| 1  | 0111            | 0000000100000000            | 0000000010000000          |
| 1  | 1000            | 0000000010000000            | 0000000100000000          |
| 1  | 1001            | 0000000001000000            | 0000001000000000          |
| 1  | 1010            | 0000000000100000            | 00000100000000000         |
| 1  | 1011            | 0000000000010000            | 00001000000000000         |
| 1  | 1100            | 0000000000001000            | 00010000000000000         |
| 1  | 1101            | 0000000000000100            | 00100000000000000         |
| 1  | 1110            | 00000000000000010           | 01000000000000000         |
| 1  | 1111            | 0000000000000000 <b>1</b>   | 10000000000000000         |

```
LIBRARY ieee;
USE ieee.std_logic_l164.all;
LIBRARY work;
USE work.Decoder_package.all;
ENTITY decode4to16 IS
   PORT(s : IN STD_LOGIC_VECTOR(3 DOWNTO 0);
        Enl : IN STD_LOGIC;
        OP : OUT STD_LOGIC_VECTOR(15 DOWNTO 0));
   END decode4to16;
ARCHITECTURE Structure OF decode4to16 IS
  SIGNAL m: STD_LOGIC_VECTOR(0 TO 1);
  m(0) \ll (NOT s(3) AND Enl);
  m(1) \le (s(3) \text{ AND En1});
   Decl: Decoder PORT MAP
       (s(2 DOWNTO 0), m(0), OP(7 DOWNTO 0));
    Dec2: Decoder PORT MAP
      (s(2 DOWNTO 0), m(1), OP(15 DOWNTO 8));
END STRUCTURE;
```



### Waveform



### Seven-Segment Display

The seven-segment display takes the output of the ALU core, which is an 8-bit binary values and converts it to its corresponding seven-segment value, which is a 7-bit binary value. The original 8-bit binary value is converted by separating the 8-bit value to two 4-bit binary values, one for the first four bits and one for the last four. These 4-bit values are then converted to its corresponding seven-segment binary value. The 1's in this new seven-segment binary value indicate which of the 7 led lit segments of the display are active, hence the name. The binary bit has a corresponding letter assigned to it, going to the letter a to the letter g from the most significant bit to the least, this can be seen in the truth table. Also, the output will have an associated sign value to indicate whether the output from the ALU is positive or negative.

### Truth table

| Decimal | Binary<br>DCBA | 7 Segment Code<br>a b c d e f g |
|---------|----------------|---------------------------------|
| 0       | 0000           | 1111110                         |
| 1       | 0001           | 0110000                         |
| 2       | 0010           | 1101101                         |
| 3       | 0011           | 1111001                         |
| 4       | 0100           | 0110011                         |
| 5       | 0101           | 1011011                         |
| 6       | 0110           | 0011111                         |
| 7       | 0111           | 1110000                         |
| 8       | 1000           | 1111111                         |
| 9       | 1001           | 1110011                         |





### Waveform



# ALU 1: Problem Set 1

The first part of the experiment was to design an ALU core which performs the first set of tasks for the assigned microcode values. For the second and third problem sets the tasks performed by the core is simply changed for the assigned microcode. The tasks to be performed by the ALU core for the first problem set are as follows:

- 1. Sum of the two inputs, A and B.
- 2. Difference of the two inputs, A and B.
- 3. Boolean NOT of input A.
- 4. Boolean NAND of the two inputs, A and B.
- 5. Boolean NOR of A and B.
- 6. Boolean AND of A and B.
- 7. Boolean OR of A and B.
- 8. Boolean XOR of A and B.
- 9. Boolean XNOR of A and B.

### Block Diagram



**ALU** core



**ALU Unit** 

# Inputs/Outputs

- Clock The clock input determines when the ALU will read the instruction sent to it by the 4-to-16 Decoder. At the rising edge of the clock, the ALU core reads the 16-bit binary value output from the Decoder, and then uses is to determine what task to perform.
- **A[7..0]** (8-bit) As mentioned before it is one of the two inputs stored in one of the latches and is used to perform arithmetic and logic function on.
- **B[7..0]** (8-bit) This is the other input used to perform calculations along with the first input (Input A).
- **Student\_id[3..0]** The student id input is a 4-bit binary value provided by the FSM's combinational circuit, it represents the particular digit of our student id in binary, that corresponds

- to the state that it is assigned to. The first digit is outputted during the first state of the FSM's state sequence, and the second digit with the second state, etc.
- **OP[15..0]** The OP input represents the 16-bit decoded value from the Decoder, and it is used to tell the ALU core, what tasks to perform. The core is designed to read a specific 16-bit (microcode) value and perform a task associated with that value. Ex. (00000000000000001 → Sum of the two inputs, A and B).
- **Neg** This output tells us if the final output value of the ALU is positive or negative and is displayed using a seven-segment display.
- R1[3..0] This output represents the first four bits of the final output.
- **R2[3..0]** This output represents the last four bits of the final output.

### Table of Microcode's Generated by Decoder for ALU 1

| Number of Functions | OP                  | Instructions/Functions<br>(Arithmetic or Logical) |
|---------------------|---------------------|---------------------------------------------------|
| 1                   | 0000000000000000001 | Addition                                          |
| 2                   | 00000000000000010   | Subtraction (With Sign)                           |
| 3                   | 00000000000000100   | NOT (Inverter)                                    |
| 4                   | 0000000000001000    | NAND                                              |
| 5                   | 0000000000010000    | NOR                                               |
| 6                   | 0000000000100000    | AND                                               |
| 7                   | 0000000001000000    | OR                                                |
| 8                   | 0000000010000000    | XOR                                               |
| 9                   | 0000000100000000    | XNOR                                              |
| 10                  | 0000001000000000    | Previous Output                                   |
| 11                  | 00000100000000000   | Previous Output                                   |
| 12                  | 00001000000000000   | Previous Output                                   |
| 13                  | 00010000000000000   | Previous Output                                   |
| 14                  | 00100000000000000   | Previous Output                                   |
| 15                  | 01000000000000000   | Previous Output                                   |
| 16                  | 10000000000000000   | Previous Output                                   |

Complete Waveform for ALU 1



# ALU\_2: Problem Set 2

For problem set 2, the only things that changed from the first problem set are the tasks to be performed by the ALU, for each microcode value. The set of tasks for this problem set are as follows:

- 1. Decrement the input B by 5.
- 2. Swap the lower and upper 4-bits of input B.
- 3. Shift input A to the left by 2 bits, input bit = 0 (SHL).
- 4. Produce the result of NANDing A and B.
- 5. Find the greater value between inputs A and B and produce the results (Max(A, B))
- 6. Invert the even bits of input B
- 7. Produce null on the output
- 8. Replace the upper four bits of B by the upper four bits of A
- 9. Show A on the output



ALU\_2 core



ALU\_2 Unit

# Inputs/Outputs

- Clock The clock input determines when the ALU will read the instruction sent to it by the 4-to-16 Decoder. At the rising edge of the clock, the ALU core reads the 16-bit binary value output from the Decoder, and then uses is to determine what task to perform.
- **A[7..0]** (8-bit) As mentioned before it is one of the two inputs stored in one of the latches and is used to perform arithmetic and logic function on.
- **B[7..0]** (8-bit) This is the other input used to perform calculations along with the first input (Input A).
- **Student\_id[3..0]** The student id input is a 4-bit binary value provided by the FSM's combinational circuit, it represents the particular digit of our student id in binary, that corresponds to the state that it is assigned to. The first digit is outputted during the first state of the FSM's state sequence, and the second digit with the second state, etc.

- **OP[15..0]** The OP input represents the 16-bit decoded value from the Decoder, and it is used to tell the ALU core, what tasks to perform. The core is designed to read a specific 16-bit (microcode) value and perform a task associated with that value. Ex. (00000000000000001 → Sum of the two inputs, A and B).
- **Neg** This output tells us if the final output value of the ALU is positive or negative and is displayed using a seven-segment display.
- **R1[3..0]** This output represents the first four bits of the final output.
- **R2[3..0]** This output represents the last four bits of the final output.

## Table of Microcode's Generated by Decoder for ALU 2

| <b>Function Number</b> | OP                        | Instructions/Functions (Arithmetic or                                 |  |
|------------------------|---------------------------|-----------------------------------------------------------------------|--|
|                        |                           | Logical)                                                              |  |
| 1                      | 0000000000000000 <b>1</b> | Decrement B by 9                                                      |  |
| 2                      | 00000000000000010         | Swap the lower and upper 4-bits of B                                  |  |
| 3                      | 0000000000000100          | Shift A to left by 2-bits, input bit = $0$ (SHL)                      |  |
| 4                      | 0000000000001000          | Produce the result of NANDing A and B                                 |  |
| 5                      | 0000000000010000          | Find the greater value of A and B and produce the results (Max(A, B)) |  |
| 6                      | 0000000000100000          | Invert the even bits of B                                             |  |
| 7                      | 0000000001000000          | Produce null on the output                                            |  |
| 8                      | 0000000010000000          | Replace the upper four bits of B by the upper four bits of A          |  |
| 9                      | 0000000100000000          | Show A on the output                                                  |  |
| 10                     | 0000001000000000          | Previous Output                                                       |  |
| 11                     | 0000010000000000          | Previous Output                                                       |  |
| 12                     | 00001000000000000         | Previous Output                                                       |  |
| 13                     | 00010000000000000         | Previous Output                                                       |  |
| 14                     | 00100000000000000         | Previous Output                                                       |  |
| 15                     | 01000000000000000         | Previous Output                                                       |  |
| 16                     | 10000000000000000         | Previous Output                                                       |  |

### Complete Waveform for ALU 2



# ALU 3: Problem Set 3

For problem set 3, the task of the ALU was to check if one of the digits from the 3<sup>rd</sup> last and 4<sup>th</sup> last digits of the student number 50097**35**53, was equal to the student id digit outputted from the FSM. If the condition is true the ALU should display 'y' using seven-segment display, and if not, it should display 'n'. The task assigned for this problem set is as follows:

- 1. Display 'y' if one of the two digits of input A (first 2 digits from the last four digits of the student number) are equal to the FSM Output (Student\_id).
- 2. Display 'y' if none of the two digits of input A (first 2 digits from the last four digits of the student number) are equal to the FSM Output (Student\_id).

The output should look like the following:



Display 'n':





ALU\_3 core



ALU\_3 Unit

### Inputs/Outputs

- Clock The clock input determines when the ALU will read the instruction sent to it by the 4-to-16 Decoder. At the rising edge of the clock, the ALU core reads the 16-bit binary value output from the Decoder, and then uses is to determine what task to perform.
- **A[7..0]** (8-bit) As mentioned before it is one of the two inputs stored in one of the latches and is used to perform arithmetic and logic function on.
- **B[7..0]** (8-bit) This is the other input used to perform calculations along with the first input (Input A).
- **Student\_id[3..0]** The student id input is a 4-bit binary value provided by the FSM's combinational circuit, it represents the particular digit of our student id in binary, that corresponds to the state that it is assigned to. The first digit is outputted during the first state of the FSM's state sequence, and the second digit with the second state, etc.
- **OP[15..0]** The OP input represents the 16-bit decoded value from the Decoder, and it is used to tell the ALU core, what tasks to perform. The core is designed to read a specific 16-bit (microcode) value and perform a task associated with that value. Ex. (00000000000000001 → Sum of the two inputs, A and B).
- Neg This output tells us if the final output value of the ALU is positive or negative and is displayed using a seven-segment display.
- **Result[7..0]** The final output is being displayed with this output, and it is an 8-bit binary value, and it is either all 1's or all 0's to denote a true or false value for the state of the condition being checked. This output will then be displayed by a conversion to a seven-segment value for 'y', or 'n'.

### Table of Microcode's Generated by Decoder for ALU 3

| Function | Student_id | Input B (35 in Hex to | Result   | SSEG          |
|----------|------------|-----------------------|----------|---------------|
| Number   |            | Binary)               |          |               |
| 1        | 0101       | 00110101              | 11111111 | 0111011 (yes) |
| 2        | 0000       | 00110101              | 00000000 | 0010101 (no)  |
| 3        | 0000       | 00110101              | 00000000 | 0010101 (no)  |
| 4        | 1001       | 00110101              | 00000000 | 0010101 (no)  |
| 5        | 0111       | 00110101              | 00000000 | 0010101 (no)  |
| 6        | 0011       | 00110101              | 11111111 | 0111011 (yes) |
| 7        | 0101       | 00110101              | 11111111 | 0111011 (yes) |
| 8        | 0101       | 00110101              | 11111111 | 0111011 (yes) |
| 9        | 0011       | 00110101              | 11111111 | 0111011 (yes) |

### Complete Waveform for ALU 3



### Conclusion

An ALU (Arithmetic Logic Unit) was designed and implemented using first designing and building multiple components, then combining all components to assemble the ALU. These components were the, latches, FSM, Decoder, ALU core, and the seven-segment display. The components were built by first coding the function using VHDL code, then implemented by connecting them with all other components using the block diagram schematic. There were three parts to this lab experiment, the difference between each being the tasks that are to be performed by the ALU. From this lab I really learned to analyze waveform simulations, as certain outputs are greatly affected by inputs that are connected to other components and vice-versa. For example, the clock determines when all components activate, which means, since some components inputs (ALU core) are reliant on the output of other components there is a delay between the desired output its corresponding input. This is a result of the clock input going into all components at the exact same time, which causes the ALU core to receive the correct input with a delay of one clock cycle. In summary I learned how a simple ALU works, with its multiple components, and the purpose of each component, and I learned step by step process of ALU, from the input being received to the output being displayed.